# University of Dublin, Trinity College



JS ENGINEERING: 3C2 DIGITAL CIRCUITS
D2: THE MOS/CMOS INVERTER

Author:
Edmond O'FLYNN 12304742

Demonstrator:
Cormac Molloy

January 8, 2016



# Contents

| 1                                            | Abstract      |                                                                                         |    |  |  |
|----------------------------------------------|---------------|-----------------------------------------------------------------------------------------|----|--|--|
| 2                                            | Introduction  |                                                                                         |    |  |  |
| 3                                            | Theory        |                                                                                         |    |  |  |
|                                              | 3.1           | What is a MOSFET?                                                                       | 1  |  |  |
|                                              | 3.2           | How does a MOSFET work?                                                                 | 1  |  |  |
|                                              | 3.3           | How does a CMOS inverter work?                                                          | 2  |  |  |
|                                              | 3.4           | Abbreviations                                                                           | 2  |  |  |
| 4                                            | MO            | OS Transistor Characteristics                                                           | 5  |  |  |
|                                              | 4.1           | Procedure                                                                               | 5  |  |  |
|                                              | 4.2           | Results                                                                                 | 6  |  |  |
|                                              | 4.3           | Discussion                                                                              | 6  |  |  |
| 5 Resistively Loaded MOS Transistor Inverter |               |                                                                                         |    |  |  |
|                                              | 5.1           | Procedure                                                                               | 7  |  |  |
|                                              | 5.2           | Results                                                                                 | 7  |  |  |
|                                              | 5.3           | Discussion                                                                              | 9  |  |  |
|                                              |               | 5.3.1 Theoretical Calculations of $V_{OH} \& V_{OL} \ldots \ldots \ldots \ldots \ldots$ | 9  |  |  |
|                                              |               | 5.3.2 Theoretical Calculations of $V_{IL} \& V_{IH} \ldots \ldots \ldots \ldots \ldots$ | 9  |  |  |
| 6                                            | CMOS Inverter |                                                                                         |    |  |  |
|                                              | 6.1           | Static Characteristics                                                                  | 10 |  |  |
|                                              |               | 6.1.1 Procedure                                                                         | 10 |  |  |
|                                              |               | 6.1.2 Results                                                                           | 11 |  |  |
|                                              |               | 6.1.3 Discussion                                                                        | 11 |  |  |
|                                              | 6.2           | Dynamic Characteristics                                                                 | 12 |  |  |
|                                              |               | 6.2.1 Procedure                                                                         | 12 |  |  |
|                                              |               | 6.2.2 Discussion                                                                        | 14 |  |  |
|                                              | 6.3           | Discussion                                                                              | 14 |  |  |
| 7                                            | Bib           | Bibliography 15                                                                         |    |  |  |

### 1 Abstract

Lab D2 introduces the concept of MOS transistor simulation in the MultiSim 13.0 environment, and theory associated with the static and dynamic characteristics which show the effect of performance in various environments in the modern world of technology.

# 2 Introduction

The aim for this lab is to show and understand the differences between *n-channel* and *p-channel* MOS transistors, to test various properties of MOS, and also to demonstrate the performance of CMOS inverters. These states are modelled and examined during this laboratory through adjusting and viewing the properties associated with these states within circuit design.

# 3 Theory

### 3.1 What is a MOSFET?

MOSFETs are used in modern day technology to control electronics, similarly to a BJT. However a BJT controls by current, while a MOSFET is a voltage-controlled device that acts like a variable resistor, where voltage applied changes how the device conducts within the circuit. MOSFETs have a very high impedance, therefore it's extremely easy to drive on low current.

### 3.2 How does a MOSFET work?

A MOSFET is a voltage controlled field effect transistor that has its gate electrode highly insulated from the semiconductor in the transistor by a very thin layer of insulating material. The insulated metal gate acts similarly to how a capacitor's plate which causes an extremely high input resistance due to isolation. However, when a voltage is applied to the gate, the width of the *drain-source* channel changes, and the device conducts freely.



The main difference between a BJT and MOSFET is that a BJT is controlled by current, while a MOSFET is controlled by voltage. This implies that for a MOSFET, the output current is not a multiplier of the input due to MOSFETs pertaining to control by voltage.



When current is applied between the gate and the source, current is allowed to flow from the drain to source. They are variable resistors controlled by voltage. Depending onthe voltage applied between the gate and source, the resistance between the gate and source will vary. With a low voltage between the gate and source, the resistance will be extremely high between the drain and source. As the voltage increases and a threshold is overcome, the resistance between the drain and source drops.

### 3.3 How does a CMOS inverter work?

CMOS stands for *Complimentary Metal-Oxide Semiconductor*, which are some of the most widely used and adaptable MOSFET inverters used in a chip's design. They are noted to operate with very little power loss and at a very high speed, as well as having a good logic buffer with noise margins in its low and high states being large, and suitable for many applications.



A CMOS inverter contains both a P-MOS and N-MOS transistor connected at the drain and gate terminals of the semiconductor. A supply voltage  $V_{DD}$  is connected at the P-MOS source terminal, and ground to the N-MOS's source pin.  $V_O$  is connected to the transistors' drain terminals, and  $V_I$  to the gate. CMOS does not contain any resistors, therefore it is far more power efficient than a MOSFET inverter in its regular state.

#### 3.4 Abbreviations

#### • MOSFET

 MOSFET stands for Metal-Oxide Semiconductor Field Effect Transistor, and is used to amplify signals or act as a switch in an electronic circuit. Their main advantage is the low current required (1mA) in order to activate, while delivering a much higher current load (10-50A).

#### • N-channel

— An n-channel MOS transistor is classified as a semiconductor device where the electrons control the current flowing through it by utilising three terminal substrates: gate, drain and source. These terminals allow for three different modes of operation that affect the output differently, whose modes are cut-off, triode, and saturation. The n-channel generally has a lower resistance than a p-type MOS transistor.

#### • P-channel

 A p-type MOS transistor pertains to the same properties in terms of operation as a n-type MOS transistor, where the differences lie in its substrate composition, where the charge characteristics are holes instead of electrons.

#### • Gate

- The gate is the terminal controlled by the voltage supplied to the MOS transistor.

#### • Drain

- The drain is where the charge carriers can exit the channel.

#### • Source

- The source is where the charge carriers can enter the channel.

# $\bullet$ $V_{GS}$

- This is the voltage that exists between the gate and source terminals.

### $\bullet$ $V_T$

 This is the threshold voltage of the transistor, other scripts such as O or I imply its threshold on the out- or input.

### $\bullet$ $V_I$

 This is the input voltage, other subscripts such as L or H determine the logic level implied.

### $\bullet$ $V_O$

 This is the output voltage, other subscripts such as L or H determine the logic level implied.

### $\bullet$ $V_{DD}$

- This is the positive power supply voltage that the circuit utilises to drive charge carriers.

### $\bullet$ $V_{ILMAX}$

- Max input voltage in order to recognise a logic LO.

### $\bullet$ $V_{IHMIN}$

- Minimum input voltage in order to recognise a logic HI

### $\bullet$ $V_{OL}$

Output level to be recognised as a logical LO

# $\bullet$ $V_{OH}$

- Output level to be recognised as a logical HI

### $\bullet$ $R_d$

- Resistive load applied to the drain of the MOS transistor.

# $\bullet$ $t_{PHL}$

 The propagation delay that exists for an input changing from a logic high to a logic low.

### $\bullet$ $t_{PLH}$

- The propagation delay that exists for an input changing from a logic low to a logic high.

### $\bullet$ $t_f$

 The time taken for the voltage to cross the transistor junction in forward active mode.

### $\bullet$ $t_r$

 $-\,$  The time taken for the voltage to cross the transistor junction in reverse active mode.

# 4 MOS Transistor Characteristics

Using MultiSim 13.0, the following schematic should be drawn and connected up.

### 4.1 Procedure



Figure 1: Drain Current v Gate-Source Voltage

- Create a new page and insert a N-MOS transistor with the following values onto the design schematic sheet. Ensure to save them to the user database for easy access.
  - Length:  $1 \cdot 10^{-4}$ m
  - Width:  $2 \cdot 10^{-4}$ m
  - $-V_{TO}$ : 1V
  - $-K_n: 2 \cdot 10^{-5} \text{A/V}^2$
- Later on for a P-MOS transistor, the following values should be used instead, which should be also saved in the user database to save time.
  - Length:  $1 \cdot 10^{-4}$ m
  - Width:  $2 \cdot 10^{-4}$ m
  - $V_{TO}$ : -1V
  - $-K_p: 2 \cdot 10^{-5} \text{A/V}^2$
- Set up the schematic as shown in the diagram
- Ensure the components are wired up correctly, including the ground.
- Place a probe looking towards the drain of the MOS transistor
- Perform a sweep using  $V_{DS}$  as source 1, and  $V_{GS}$  as source 2.
- Also make sure that I(Probe1) has been added to the list of selected variables for analysis for generating a plot of  $I_D$  v  $V_{GS}$
- On sweeping this, change the value of the MOS transistor width to  $4\mu$ m and rerun the analysis.

### 4.2 Results

|            | N-Channel                       | P-Channel                       |
|------------|---------------------------------|---------------------------------|
| Length     | $0.0001 { m m}$                 | $0.0001 { m m}$                 |
| Width      | $0.0001 { m m}$                 | $0.0001 { m m}$                 |
| $V_{TO}$   | 1V                              | -1V                             |
| $K_n, K_n$ | $2 \cdot 10^{-5} \text{ A/V}^2$ | $1 \cdot 10^{-5} \text{ A/V}^2$ |

Table 1: Reference Values



Figure 2: MOS Transfer Characteristics at  $2\mu\mathrm{m}$ 



Figure 3: MOS Transfer Characteristics at  $4\mu m$ 

### 4.3 Discussion

The sweep shows the effect of transitioning from the linear regime to the saturation mode of operation where channel debiasing begins to take effect. This transition changes from having more electrons in the channel as well as a stronger field pulling electrons from the source to a

thinning down from the source to drain as the current saturation of the drain-source approaches rapidly after a given point. The result of this is the levelling off effect of the voltage.

# 5 Resistively Loaded MOS Transistor Inverter

### 5.1 Procedure



Figure 4: Schematic

- Using the previously designed circuit, add the extra components to their respective positions by following the schematic provided.
- When setting up a DC sweep, ensure that  $V_{DS}$  is set to be source 1 instead of  $V_{GS}$  where the probe is with respect to voltage, and not current.
- When repeating the exercise, modify the resistor value  $R_D$  to be  $100 \mathrm{k}\Omega$
- Measure the logic values of  $V_{ILMAX}$ ,  $V_{IHMIN}$ ,  $V_{OL}$ , and  $V_{OH}$  to be shown in the table below.

### 5.2 Results

Using the formula below, where  $V_{GS} = V_{DD}$ ,

$$V_O = V_L = \left(V_{DD} - V_T + \frac{1}{K_n R_L}\right) \pm \sqrt{\left(V_{DD} - V_T + \frac{1}{K_n R_L}\right)^2 - \frac{V_{DD}}{K_n R_L}}$$

We find that  $100 \mathrm{k}\Omega$  resistor has a  $V_O$  of 7.44V or 0.305V, and the  $25 \mathrm{k}\Omega$  resistor has a  $V_O$  of 8.87V or 1.127V.

$$\begin{array}{ll} V_{ilmax} & 1.51 \mathrm{V} \\ V_{oh} & 5.05 \mathrm{V} \\ V_{ihmin} & 2.42 \mathrm{V} \\ V_{ol} & 1.29 \mathrm{V} \end{array}$$

Table 2:  $25k\Omega$  Resistor

 $\begin{array}{ll} V_{ilmax} & 1.26 \mathrm{V} \\ V_{oh} & 4.93 \mathrm{V} \\ V_{ihmin} & 1.17 \mathrm{V} \\ V_{ol} & 645 \mathrm{mV} \end{array}$ 

Table 3:  $100 \mathrm{k}\Omega$  Resistor



Figure 5: Output of Sweep with  $25\mathrm{k}\Omega$  resistor



Figure 6: Output of Sweep with  $100 \mathrm{k}\Omega$  resistor

### 5.3 Discussion



Figure 7: Voltage Transfer Characteristics

- The mode of operation within the transfer curve resides in three modes cut-off, saturation and linear. Initially the current is negligible across the resistor, the same is also true for the voltage drop for the load within  $V_{in} < V_{TO}$ .
- Next where  $V_{TO} \leq V_{in} < V_{out} + V_{TO}$ , the transistor enters saturation mode, where there is a noticeable increase in the input voltage,  $V_{in}$ , and a similar decrease in the output voltage,  $V_{out}$ .
- Finally the transistor enters the linear stage of operation mode, where  $V_{in} \geq V_{out} + V_{TO}$  which causes the output voltage to continue to decrease until its decrease tends to 0.

### 5.3.1 Theoretical Calculations of $V_{OH} \& V_{OL}$

- Calculation of  $V_{OH}$ 
  - $-V_{out} = V_{DD} R_L I_R$
  - Where when the input voltage  $V_{in}$  is low,  $I_D = I_R = 0$  which implies  $V_{OH} = V_{DD}$
- Calculation of  $V_{OL}$ 
  - Assuming that the input voltage is equivalent to  $V_{OH}$ , the linear region resides in  $V_{in} V_{TO} \ge V_{out}$
  - Given for the output node that  $I_R = I_D, I_R = \frac{V_{DD} V_{out}}{R_L}$
  - Where  $\frac{V_{DD}-V_{OL}}{R_L}=\frac{k_n}{2}\cdot\left[2\cdot\left(V_{DD}-V_{TO}\right)\cdot V_{OL}-V_{OL}^2\right]$
  - Such that  $V_{OL}^2 2 \cdot \left( V_{DD} V_{TO} + \frac{1}{k_n R_L} \right) \cdot V_{OL} + \frac{2}{k_n R_L} \cdot V_{DD}$
  - Which results in  $V_{OL} = V_{DD} V_{TO} + \frac{1}{k_n R_L} \sqrt{\left(V_{DD} V_{TO} + \frac{1}{k_n R_L}\right)^2 \frac{2V_{DD}}{k_n R_L}}$

### 5.3.2 Theoretical Calculations of $V_{IL} \& V_{IH}$

- Calculation of  $V_{IL}$ 
  - By definition,  $V_{IL}$  is the smaller of the two input voltages at which the slope,  $\frac{dV_{out}}{dV_{in}}$ , becomes equal to -1
  - In the region of saturation,  $V_{out} > V_{in} V_{TO}$

$$\begin{split} &-\frac{V_{DD}-V_{out}}{R_L} = \frac{k_n}{2} \cdot (V_{in} - V_{TO})^2 \\ &- -\frac{1}{R_L} \cdot \frac{dV_{out}}{dV_{in}} = k_n \cdot (V_{in}) - V_{TO}) \text{ which implies } -\frac{1}{R_L} \cdot -1 = (V_{in} - V_{TO}) \\ &- V_{IL} = V_{TO} + \frac{1}{k_n R_L} \\ &- \text{ Therefore, } V_{out}(V_{in} = V_{IL}) = V_{DD} - \frac{K_n R_L}{2} \cdot \left(V_{TO} + \frac{1}{K_n R_L} - V_{TO}\right)^2 = V_{DD} - \frac{1}{2k_n R_L} \end{split}$$

- Calculation of  $V_{IH}$ 
  - By the same token,  $V_{IH}$  is the larger of the two voltage points on the curve where the slope is equal to -1 in the linear region where  $V_{out} < V_{in} V_{TO}$

– Within this region, 
$$\frac{V_{DD}-V_{out}}{R_L} = \frac{k_n}{2} \cdot [2 \cdot (V_{in}-V_{TO}) \cdot V_{out}-V_{out}^2]$$

$$- -\frac{1}{R_L} \cdot \frac{dV_{out}}{dV_{in}} = \frac{k_n}{2} \left[ 2 \cdot (V_{in} - V_{TO}) \cdot \frac{dV_{out}}{dV_{in}} - 2V_{out} \cdot \frac{dV_{out}}{dV_{in}} \right]$$

$$- -\frac{1}{R_L} \cdot -1 = k_n \cdot [(V_{in} - V_{TO}) \cdot -1 \cdot 2V_{out}]$$

- Therefore, 
$$V_{IH} = V_{TO} + 2V_{out} - \frac{1}{k_n R_L}$$

# 6 CMOS Inverter

### 6.1 Static Characteristics

#### 6.1.1 Procedure



Figure 8: Schematic for CMOS inverter

- Create a new schematic and set up everything as shown in the diagram provided using the correct components.
- Ensure the MOS transistors are facing the correct way, where in the case that they aren't, the can be flipped accordingly through right clicking on the component and selecting an option from the menu.

- Set up a DC sweep for  $V_{in}$  from 0-5V using an output probe of voltage as  $V_O$ .
- Simulate the graph and use the cursors to obtain  $V_{ILMAX}$ ,  $V_{IHMIN}$ ,  $V_{OLMAX}$ , and  $V_{OHMIN}$  at the points where the slope is tending to -1 in the appropriate regions of curvature.

#### 6.1.2 Results

 $\begin{array}{ll} V_{ilmax} & 2.4 \mathrm{V} \\ V_{ihmin} & 2.6 \mathrm{V} \\ V_{olmax} & 0.8 \mathrm{V} \\ V_{ohmin} & 4.2 \mathrm{V} \end{array}$ 

Table 4: Static Characteristics



Figure 9: Output of sweep, note the capacitance effect in its curvature

#### 6.1.3 Discussion

CMOS is noted for its large noise margins which is demonstrated in the simulated voltage transfer characteristic with respect to voltage gain above. The voltage scaling of the inverter provides a transition from a logical high to a logical low. It is noted that at approximately 1V in the above case, the voltage reaches a threshold and begins to rapidly deteriorate in the gate characteristic.  $V_{OL}$  and  $V_{OH}$  are no longer at the supply rails and the transition region gain approaches 1. The result of the operation of a rapidly decreasing supply voltage that inverts the logical input. There is a growing capacitance as the voltage levels increase. This is due to the capacitative characteristics of MOS where charge can build and takes time to deplete once fully charged over a certain threshold.

# 6.2 Dynamic Characteristics

### 6.2.1 Procedure



Figure 10: CMOS Dynamic Characteristics Schematic

- Using the schematic created in the previous part, modify the circuitry to include a capacitive dynamic condition in its configuration.
- Using pulse voltage instead of a gate source this time, ensure the values from the image below are used.
- Set up a transient analysis accordingly with a start time of 0, and end time of 2E-006, and a maximum time step of 4E-006.
- Obtain the values for  $t_{phl}$ ,  $t_{plh}$ ,  $t_f$ , and  $t_r$  as follows:
  - $-t_{phl}$ : Input-output propagation delay at 50% for a HI-LO transition
  - $-t_{plh}$ : Input-output propagation delay at 50% for a LO-HI transition
  - $-t_f$ : Fall time over the 90%-10% HI-LO transition
  - $-t_r$ : Rise time over the 10%-90% LO-HI transition



Figure 11: Output of the transient analysis

 $\begin{array}{ll} t_{PHL} & 0.07 \mu \mathrm{s} \\ t_{PLH} & 81.1 \mathrm{ns} \\ t_f & 187.1 \mathrm{ns} \\ t_r & 1.1 \mu \mathrm{s} \end{array}$ 

Table 5: Dynamic Characteristics



Figure 12: Pulse voltage generation conditions

#### 6.2.2 Discussion

The delay of the CMOS inverter is a metric of the performance of the circuit. This metric is dependent on the RC charging or discharging of the capacitative load of the MOS device. The green line in figure 10 shows the logic level provided by the source, in this case a recursive pulse voltage ranging between 0-5V ranging between a 0 and 1. The red line shows the response of the MOS transistor where the discharging time is shown by the red curve on the generation conditions. The curve is as a result of the charge held within the MOS transistor after it has reached a sufficient charge whereby a discharge must occur over an interval of time. The same is true with its charging stage, where a strong curve is formed until saturation is reached, and no further voltage is supplied over its maximum 5V. The result of this is a straight line until discharge on logical level migration.

### 6.3 Discussion

- What are the limitations on the accuracy of your results?
  - Human error and eye-balling results as an approximation were major contributions to error in results as the error wasn't entirely standard overall and the results of approximation varied per person's judgement.
- How do the values of parameters compare with those obtained in the lectures?
  - The values obtained were somewhat similar to values in lectures. There are discrepancies in values though as those in lectures are always in an ideal and theoretical environment.
- What are the advantages or disadvantages of circuit simulations such as the one carried out in the experiment?
  - A great advantage of such a programme would be the ability to streamline and improve the design of the circuit without too much hassle and time involved in comparison to creating and testing it out in real life. Although these are great advantages of Multisim, a disadvantage would be that this is always in an ideal world. As we live in a world that is not always ideal, there might be some environmental factors such as temperature that would tamper with actual values.
- What are the benefits or drawbacks of circuit simulation and of MultiSim in general as applied to the design of electronic circuits?
  - The simulator needs to be user friendly with the graphics. It needs to be able to work efficiently and calculate the values needed at the time needed. A large library of components needs to be available to use in the simulation. All modules are accurate and up to date with the current technology.
- What are the essential elements of good circuit simulation and simulators?
  - The simulator needs to be user friendly with the graphics. It needs to be able to work efficiently and calculate the values needed at the time needed. A large library of components needs to be available to use in the simulation. All modules are accurate and up to date with the current technology
- What is the roll of the Electronic Engineer in this regard?

The role in this regard would be to understand how to use the software package in an efficient and educated manner. In order to do this however, a strong understanding of circuitry is required and the limits of the circuit itself.

# 7 Bibliography

# References

- [1] Ben G. Streetman & Sanjay Kumar Banerjee, Solid State Electronic Devices, 6th edition, Prentice Hall (2006)
- [2] R. M. Warner Jr. & B. L. Grung, MOSFET: Theory and Design, Oxford University Press USA (1999)
- [3] M. Mano & M. Ciletti, Digital Design, Pearson Education (2012)
- [4] S. Kang & Y. Leblebici, CMOS Digital Integrated Circuits, McGraw Hill (1996)